## **DATASHEET** ## **Contents** | 1 | FE/ | ATURES | 4 | |---|------|---------------------------------------------------|----| | 2 | GEI | NERAL DESCRIPTIONS | 5 | | 3 | ME | MORY ORGANIZATION | q | | | | | | | 4 | DE | VICE OPERATIONS | | | 4 | 4.1 | SPI Mode | 9 | | 5 | DA | TA PROTECTION | 10 | | 6 | STA | ATUS REGISTER | 12 | | 7 | CO | MMAND DESCRIPTIONS | 15 | | | | | | | | 7.1 | Write Enable (WREN) (06h) | | | | 7.2 | Write Disable (WRDI) (04h) | | | | 7.3 | Read Status Register (RDSR) (05h/35h/15h) | | | | 7.4 | Write Status Register (WRSR) (01h/31h/11h) | | | - | 7.5 | Write Enable for Volatile Status Register (50h) | | | - | 7.6 | Read Data Bytes (READ) (03h) | | | 7 | 7.7 | Read Data Bytes at Higher Speed (Fast Read) (OBh) | | | - | 7.8 | Dual Output Fast Read (3Bh) | | | 7 | 7.9 | Quad Output Fast Read (6Bh) | 21 | | 7 | 7.10 | Dual I/O Fast Read (BBh) | 22 | | - | 7.11 | Quad I/O Fast Read (EBh) | 23 | | - | 7.12 | DTR Quad I/O Fast Read (DTRQIO) (EDh) | 25 | | - | 7.13 | Set Burst with Wrap (77h) | 26 | | 7 | 7.14 | Page Program (PP) (02h) | 26 | | 7 | 7.15 | Quad Page Program (32h) | 27 | | - | 7.16 | Sector Erase (SE) (20h) | 28 | | 7 | 7.17 | 32KB Block Erase (BE32) (52h) | 28 | | 7 | 7.18 | 64KB Block Erase (BE64) (D8h) | 29 | | 7 | 7.19 | Chip Erase (CE) (60h/C7h) | 29 | | - | 7.20 | Read Manufacture ID/ Device ID (REMS) (90h) | 30 | | - | 7.21 | Read Identification (RDID) (9Fh) | 30 | | - | 7.22 | Read Unique ID (4Bh) | 31 | | - | 7.23 | Erase Security Registers (44h) | 31 | | - | 7.24 | Program Security Registers (42h) | | | - | 7.25 | Read Security Registers (48h) | 33 | | - | 7.26 | Enable Reset (66h) and Reset (99h) | 34 | | - | 7.27 | Program/Erase Suspend (PES) (75h) | 34 | | - | 7.28 | Program/Erase Resume (PER) (7Ah) | | ## **Uniform Sector** GigaDevice Dual and Quad Serial Flash ## GD25B128H | 7.29 | 9 Deep Power-Down (DP) (B9h) | 35 | |------|-------------------------------------------------------------|----| | 7.30 | Release from Deep Power-Down and Read Device ID (RDI) (ABh) | 36 | | 7.3 | Read Serial Flash Discoverable Parameter (5Ah) | 37 | | 8 E | ELECTRICAL CHARACTERISTICS | 38 | | 8.1 | Power-On Timing | 38 | | 8.2 | Initial Delivery State | 38 | | 8.3 | Absolute Maximum Ratings | 38 | | 8.4 | Capacitance Measurement Conditions | 39 | | 8.5 | DC Characteristics | 40 | | 8.6 | AC Characteristics | 43 | | 9 ( | ORDERING INFORMATION | 50 | | 9.1 | Valid Part Numbers | 51 | | 10 | PACKAGE INFORMATION | 52 | | 10.: | .1 Package USON8 (3x4mm) | 52 | | 10.2 | .2 Package USON8 (4x4mm) | 53 | | 10.3 | 3 Package SOP8 150MIL | 54 | | 10.4 | .4 Package WSON8 (6x5mm) | 55 | | 10. | .5 Package SOP8 208MIL | 56 | | 10.0 | .6 Package WSON8 (8x6mm) | 57 | | 11 | REVISION HISTORY | 59 | ## **Uniform Sector** GigaDevice Dual and Quad Serial Flash GD25B128H #### **FEATURES** - ◆ 128M-bit Serial NOR Flash Memory - 16M-Byte - 256 Bytes per programmable page - ◆ Standard, Dual, Quad SPI, DTR - Standard SPI: SCLK, CS#, SI, SO, WP# - Dual SPI: SCLK, CS#, IO0, IO1, WP# - Quad SPI: SCLK, CS#, IO0, IO1, IO2, IO3 - SPI DTR (Double Transfer Rate) Read - High Speed Clock Frequency - 133MHz for fast read - Dual I/O Data transfer up to 266Mbits/s - Quad I/O Data transfer up to 532Mbits/s - DTR Quad I/O Data transfer up to 640Mbits/s - Software Write Protection - Write protect all/portion of memory via software - Enable/Disable protection with WP# Pin - Top/Bottom Block protection - Endurance and Data Retention - Minimum 100,000 Program/Erase Cycles - 20-year data retention typical - ◆ Allows XiP (eXecute In Place) Operation - High speed Read reduce overall XiP instruction fetch time - Continuous Read with Wrap further reduce data latency to fill up SoC cache - Fast Program/Erase Speed - Page Program time: 0.3ms typical - Sector Erase time: 40ms typical - Block Erase time: 0.15s/0.25s typical - Chip Erase time: 30s typical - ◆ Flexible Architecture - Uniform Sector of 4K-Byte - Uniform Block of 32/64K-Byte - Low Power Consumption - 8µA typical standby current - 1µA typical deep power down current - Advanced Security Features - 128-bit Unique ID for each device - Serial Flash Discoverable parameters (SFDP) register - 3x1024-Byte Security Registers With OTP Locks - Single Power Supply Voltage - Full voltage range: 2.7-3.6V - Package Information - USON8 (3x4mm) - USON8 (4x4mm) - SOP8 150mil - WSON8 (6x5mm) - SOP8 208mil - WSON8 (8x6mm) ## **2 GENERAL DESCRIPTIONS** The GD25B128H (128M-bit) Serial NOR Flash supports the standard Serial Peripheral Interface (SPI), and the Dual/Quad SPI: Serial Clock, Chip Select, Serial Data I/O0 (SI), I/O1 (SO), I/O2 (WP#), I/O3. The Dual I/O data is transferred with speed of 266Mbit/s, and the Quad I/O data is transferred with speed of 532Mbit/s. The DTR Quad I/O data is transferred with speed of 640Mbits/s. #### **CONNECTION DIAGRAM AND PIN DESCRIPTION** Figure 1 Connection Diagram for USON8/WSON8 package 8 - LEAD USON Table 1. Pin Description for USON8/WSON8 Package | · | | | | | |---------|-----------|-----|-------------------------------------------|--| | Pin No. | Pin Name | I/O | Description | | | 1 | CS# | I | Chip Select Input | | | 2 | SO (IO1) | I/O | Data Output (Data Input Output 1) | | | 3 | WP# (IO2) | I/O | Write Protect Input (Data Input Output 2) | | | 4 | VSS | | Ground | | | 5 | SI (IO0) | I/O | Data Input (Data Input Output 0) | | | 6 | SCLK | I | Serial Clock Input | | | 7 | IO3 | I/O | Data Input Output 3 | | | 8 | VCC | | Power Supply | | | | | | | | #### Note: - 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on. - 2. If WP# (IO2) or IO3 is unused, they must be driven high by the host, or an external pull-up resistor must be placed on the PCB in order to avoid allowing WP# (IO2) or IO3 input to float. - 3. WP# functions are only available for Standard/Dual SPI. Figure 2 Connection Diagram for SOP8 package Table 2. Pin Description for SOP8 Package | Pin No. | Pin Name | I/O | Description | |---------|-----------|-----|-------------------------------------------| | 1 | CS# | I | Chip Select Input | | 2 | SO (IO1) | I/O | Data Output (Data Input Output 1) | | 3 | WP# (IO2) | I/O | Write Protect Input (Data Input Output 2) | | 4 | VSS | | Ground | | 5 | SI (IO0) | I/O | Data Input (Data Input Output 0) | | 6 | SCLK | I | Serial Clock Input | | 7 | IO3 | I/O | Data Input Output 3 | | 8 | VCC | | Power Supply | #### Note: - 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on. - 2. If WP# (IO2) or IO3 is unused, they must be driven high by the host, or an external pull-up resistor must be placed on the PCB in order to avoid allowing WP# (IO2) or IO3 input to float. - 3. WP# functions are only available for Standard/Dual SPI. #### **BLOCK DIAGRAM** ## 3 MEMORY ORGANIZATION ## GD25B128H | Each device has | Each block has | Each sector has | Each page has | | |-----------------|----------------|-----------------|---------------|---------| | 16M | 64/32K | 4K | 256 | Bytes | | 64K | 256/128 | 16 | - | pages | | 4K | 16/8 | - | - | sectors | | 256/512 | - | - | - | blocks | #### **UNIFORM BLOCK SECTOR ARCHITECTURE** **GD25B128H 64K Bytes Block Sector Architecture** | Block | Sector | Addres | s range | | |-------|--------|---------|---------|--| | | 4095 | FFF000H | FFFFFH | | | 255 | | | | | | | 4080 | FF0000H | FF0FFFH | | | | 4079 | FEF000H | FEFFFFH | | | 254 | | | | | | | 4064 | FE0000H | FE0FFFH | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 47 | 02F000H | 02FFFFH | | | 2 | | | | | | | 32 | 020000H | 020FFFH | | | | 31 | 01F000H | 01FFFFH | | | 1 | | | | | | | 16 | 010000H | 010FFFH | | | | 15 | 00F000H | 00FFFFH | | | 0 | | | | | | | 0 | 000000H | 000FFFH | | #### 4 DEVICE OPERATIONS #### 4.1 SPI Mode #### Standard SPI The GD25B128H features a serial peripheral interface on 4 signals bus: Serial Clock (SCLK), Chip Select (CS#), Serial Data Input (SI) and Serial Data Output (SO). Both SPI bus mode 0 and 3 are supported. Input data is latched on the rising edge of SCLK and data shifts out on the falling edge of SCLK. #### **Dual SPI** The GD25B128H supports Dual SPI operation when using the "Dual Output Fast Read" and "Dual I/O Fast Read" (3BH and BBH) commands. These commands allow data to be transferred to or from the device at twice the rate of the standard SPI. When using the Dual SPI commands, the SI and SO pins become bidirectional I/O pins: IOO and IO1. #### **Quad SPI** The GD25B128H supports Quad SPI operation when using the "Quad Output Fast Read", "Quad I/O Fast Read" (6BH, EBH) commands. These commands allow data to be transferred to or from the device at four times the rate of the standard SPI. When using the Quad SPI commands, the SI and SO pins become bidirectional I/O pins: IO0 and IO1, and the WP# pins become bidirectional I/O pins: IO2. For GD25B128H, the QE bit is set to 1 as default and cannot be changed. #### **DTR Quad SPI** The GD25B128H supports DTR Quad SPI operation when using the "DTR Quad I/O Fast Read" (EDh) command. This command allows data to be transferred to or from the device at eight times the rate of the standard SPI, and data output will be latched on both rising and falling edges of the serial clock. When using the DTR Quad SPI command, the SI and SO pins become bidirectional I/O pins: IO0 and IO1, and the WP# pins become bidirectional I/O pins: IO2. For GD25B128H, the QE bit is set to 1 as default and cannot be changed. # **Uniform Sector Dual and Quad Serial Flash** GD25B128H ### 5 DATA PROTECTION The GD25B128H provide the following data protection methods: - Write Enable (WREN) command: The WREN command is set the Write Enable Latch bit (WEL). The WEL bit will return to reset by the following situation: - -Power-Up / Software Reset (66h+99h) - -Write Disable (WRDI) - -Write Status Register (WRSR) - -Page Program (PP) - -Sector Erase (SE) / Block Erase (BE) / Chip Erase (CE) - ◆ Software Protection Mode: The Block Protect bits (BP4-BP0) define the section of the memory array that can be read but not changed. - Hardware Protection Mode: WP# goes low to protect the Block Protect bits (BP4-BP0) and the SRP bits (SRP1 and SRP0). - Deep Power-Down Mode: In Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down Mode command and Software Reset (66h+99h). Table 3. GD25B128H Protected area size (CMP=0) | ; | Status F | Register | Conten | t | Memory Content | | | | | |-----|----------|----------|--------|-----|----------------|-----------------|---------|--------------|--| | BP4 | BP3 | BP2 | BP1 | BP0 | Blocks | Addresses | Density | Portion | | | Х | Х | 0 | 0 | 0 | NONE | NONE | NONE | NONE | | | 0 | 0 | 0 | 0 | 1 | 252 to 255 | FC0000H-FFFFFFH | 256KB | Upper 1/64 | | | 0 | 0 | 0 | 1 | 0 | 248 to 255 | F80000H-FFFFFFH | 512KB | Upper 1/32 | | | 0 | 0 | 0 | 1 | 1 | 240 to 255 | F00000H-FFFFFFH | 1MB | Upper 1/16 | | | 0 | 0 | 1 | 0 | 0 | 224 to 255 | E00000H-FFFFFH | 2MB | Upper 1/8 | | | 0 | 0 | 1 | 0 | 1 | 192 to 255 | C00000H-FFFFFFH | 4MB | Upper 1/4 | | | 0 | 0 | 1 | 1 | 0 | 128 to 255 | 800000H-FFFFFH | 8MB | Upper 1/2 | | | 0 | 1 | 0 | 0 | 1 | 0 to 3 | 000000H-03FFFFH | 256KB | Lower 1/64 | | | 0 | 1 | 0 | 1 | 0 | 0 to 7 | 000000H-07FFFFH | 512KB | Lower 1/32 | | | 0 | 1 | 0 | 1 | 1 | 0 to 15 | 000000H-0FFFFFH | 1MB | Lower 1/16 | | | 0 | 1 | 1 | 0 | 0 | 0 to 31 | 000000H-1FFFFFH | 2MB | Lower 1/8 | | | 0 | 1 | 1 | 0 | 1 | 0 to 63 | 000000H-3FFFFFH | 4MB | Lower 1/4 | | | 0 | 1 | 1 | 1 | 0 | 0 to 127 | 000000H-7FFFFH | 8MB | Lower 1/2 | | | Х | Х | 1 | 1 | 1 | 0 to 255 | 000000H-FFFFFH | 16MB | ALL | | | 1 | 0 | 0 | 0 | 1 | 255 | FFF000H-FFFFFFH | 4KB | Top Block | | | 1 | 0 | 0 | 1 | 0 | 255 | FFE000H-FFFFFFH | 8KB | Top Block | | | 1 | 0 | 0 | 1 | 1 | 255 | FFC000H-FFFFFFH | 16KB | Top Block | | | 1 | 0 | 1 | 0 | Х | 255 | FF8000H-FFFFFFH | 32KB | Top Block | | | 1 | 0 | 1 | 1 | 0 | 255 | FF8000H-FFFFFFH | 32KB | Top Block | | | 1 | 1 | 0 | 0 | 1 | 0 | 000000H-000FFFH | 4KB | Bottom Block | | | 1 | 1 | 0 | 1 | 0 | 0 | 000000H-001FFFH | 8KB | Bottom Block | | | 1 | 1 | 0 | 1 | 1 | 0 | 000000H-003FFFH | 16KB | Bottom Block | | ## **Uniform Sector** GigaDevice Dual and Quad Serial Flash ## GD25B128H | 1 | 1 | 1 | 0 | Х | 0 | 000000H-007FFFH | 32KB | Bottom Block | |---|---|---|---|---|---|-----------------|------|--------------| | 1 | 1 | 1 | 1 | 0 | 0 | 000000H-007FFFH | 32KB | Bottom Block | Table 4. GD25B128H Protected area size (CMP=1) | , | Status R | Register | Conten | | | Memory Conte | nt | | |-----|----------|----------|--------|-----|------------|-----------------|---------|-------------| | BP4 | BP3 | BP2 | BP1 | BP0 | Blocks | Addresses | Density | Portion | | Х | Х | 0 | 0 | 0 | 0 to 255 | 000000H-FFFFFH | ALL | ALL | | 0 | 0 | 0 | 0 | 1 | 0 to 251 | 000000H-FBFFFFH | 16128KB | Lower 63/64 | | 0 | 0 | 0 | 1 | 0 | 0 to 247 | 000000H-F7FFFFH | 15872KB | Lower 31/32 | | 0 | 0 | 0 | 1 | 1 | 0 to 239 | 000000H-EFFFFFH | 15MB | Lower 15/16 | | 0 | 0 | 1 | 0 | 0 | 0 to 223 | 000000H-DFFFFFH | 14MB | Lower 7/8 | | 0 | 0 | 1 | 0 | 1 | 0 to 191 | 000000H-BFFFFFH | 12MB | Lower 3/4 | | 0 | 0 | 1 | 1 | 0 | 0 to 127 | 000000H-7FFFFFH | 8MB | Lower 1/2 | | 0 | 1 | 0 | 0 | 1 | 4 to 255 | 040000H-FFFFFFH | 16128KB | Upper 63/64 | | 0 | 1 | 0 | 1 | 0 | 8 to 255 | 080000H-FFFFFH | 15872KB | Upper 31/32 | | 0 | 1 | 0 | 1 | 1 | 16 to 255 | 100000H-FFFFFFH | 15MB | Upper 15/16 | | 0 | 1 | 1 | 0 | 0 | 32 to 255 | 200000H-FFFFFFH | 14MB | Upper 7/8 | | 0 | 1 | 1 | 0 | 1 | 64 to 255 | 400000H-FFFFFFH | 12MB | Upper 3/4 | | 0 | 1 | 1 | 1 | 0 | 128 to 255 | 800000H-FFFFFFH | 8MB | Upper 1/2 | | Х | Х | 1 | 1 | 1 | NONE | NONE | NONE | NONE | | 1 | 0 | 0 | 0 | 1 | 0 to 255 | 000000H-FFEFFFH | 16380KB | L-4095/4096 | | 1 | 0 | 0 | 1 | 0 | 0 to 255 | 000000H-FFDFFFH | 16376KB | L-2047/2048 | | 1 | 0 | 0 | 1 | 1 | 0 to 255 | 000000H-FFBFFFH | 16368KB | L-1023/1024 | | 1 | 0 | 1 | 0 | Х | 0 to 255 | 000000H-FF7FFFH | 16352KB | L-511/512 | | 1 | 0 | 1 | 1 | 0 | 0 to 255 | 000000H-FF7FFFH | 16352KB | L-511/512 | | 1 | 1 | 0 | 0 | 1 | 0 to 255 | 001000H-FFFFFFH | 16380KB | U-4095/4096 | | 1 | 1 | 0 | 1 | 0 | 0 to 255 | 002000H-FFFFFFH | 16376KB | U-2047/2048 | | 1 | 1 | 0 | 1 | 1 | 0 to 255 | 004000H-FFFFFFH | 16368KB | U-1023/1024 | | 1 | 1 | 1 | 0 | Х | 0 to 255 | 008000H-FFFFFFH | 16352KB | U-511/512 | | 1 | 1 | 1 | 1 | 0 | 0 to 255 | 008000H-FFFFFFH | 16352KB | U-511/512 | ## **6 STATUS REGISTER** Table 5. Status Register-SR No.1 | No. | Name | Description | Note | |-----|------|--------------------------------|-----------------------| | S7 | SRP0 | Status Register Protection Bit | Non-volatile writable | | S6 | BP4 | Block Protect Bit | Non-volatile writable | | S5 | BP3 | Block Protect Bit | Non-volatile writable | | S4 | BP2 | Block Protect Bit | Non-volatile writable | | S3 | BP1 | Block Protect Bit | Non-volatile writable | | S2 | BP0 | Block Protect Bit | Non-volatile writable | | S1 | WEL | Write Enable Latch | Volatile, read only | | S0 | WIP | Erase/Write In Progress | Volatile, read only | Table 6. Status Register-SR No.2 | No. | Name | Description | Note | |-----|------|--------------------------------|-----------------------------| | S15 | SUS1 | Erase Suspend Bit | Volatile, read only | | S14 | CMP | Complement Protect Bit | Non-volatile writable | | S13 | LB3 | Security Register Lock Bit | Non-volatile writable (OTP) | | S12 | LB2 | Security Register Lock Bit | Non-volatile writable (OTP) | | S11 | LB1 | Security Register Lock Bit | Non-volatile writable (OTP) | | S10 | SUS2 | Program Suspend Bit | Volatile, read only | | S9 | QE | Quad Enable Bit | QE = 1 permanently | | S8 | SRP1 | Status Register Protection Bit | Non-volatile writable | Table 7. Status Register-SR No.3 | No. | Name | Description | Note | |-----|----------|----------------------------|-----------------------| | S23 | Reserved | Reserved | Reserved | | S22 | DRV1 | Output Driver Strength Bit | Non-volatile writable | | S21 | DRV0 | Output Driver Strength Bit | Non-volatile writable | | S20 | Reserved | Reserved | Reserved | | S19 | Reserved | Reserved | Reserved | | S18 | Reserved | Reserved | Reserved | | S17 | Reserved | Reserved | Reserved | | S16 | DC | Dummy Configuration Bit | Non-volatile writable | The status and control bits of the Status Register are as follows: #### WIP bit The Write in Progress (WIP) bit indicates whether the memory is busy in program/erase/write status register progress. When WIP bit sets to 1, means the device is busy in program/erase/write status register progress, when WIP bit sets 0, means the device is not in program/erase/write status register progress. ## **Uniform Sector Dual and Quad Serial Flash** GD25B128H #### **WEL** bit The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write Status Register, Program or Erase command is accepted. #### BP4, BP3, BP2, BP1, BP0 bits The Block Protect (BP4, BP3, BP2, BP1, and BP0) bits are non-volatile. They define the size of the area to be software protected against Program and Erase commands. These bits are written with the Write Status Register (WRSR) command. When the Block Protect (BP4, BP3, BP2, BP1, BP0) bits are set to 1, the relevant memory area (as defined in Table 3&4) becomes protected against Page Program (PP), Sector Erase (SE) and Block Erase (BE) commands. The Chip Erase (CE) command is executed, if the Block Protect (BP2, BP1, and BP0) bits are 0 and CMP=0 or the Block Protect (BP2, BP1, and BP0) bits are 1 and CMP=1. #### SRP1, SRP0 bits The Status Register Protect (SRP1 and SRP0) bits are non-volatile Read/Write bits in the status register. The SRP bits control the method of write protection: software protection, power supply lock-down or one time programmable protection. | SRP1 | SRP0 | #WP | Status Register | Description | |------|------|-----|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | х | Software Protected | The Status Register can be written to after a Write Enable command, WEL=1.(Default) | | 0 | 1 | 0 | Hardware Protected | WP#=0, the Status Register locked and cannot be written to. | | 0 | 1 | 1 | Hardware Unprotected | WP#=1, the Status Register is unlocked and can be written to after a Write Enable command, WEL=1. | | 1 | 0 | Х | Power Supply Lock-<br>Down <sup>(1)(2)</sup> | Status Register is protected and cannot be written to again until the next Power-Down, Power-Up cycle, Hardware Reset, Software Reset (66h+99h). | | 1 | 1 | Х | One Time Program <sup>(2)</sup> | Status Register is permanently protected and cannot be written to. (Enabled by adding prefix command AAh, 55h) | #### Notes: - 1. When SRP1 = 1, a power-down, power-up cycle, Software Reset (66h+99h) will change SRP1 = 0 state. - 2. Please contact GigaDevice for details regarding the special instruction sequence. #### QE bit The Quad Enable (QE) bit is a non-volatile bit in the Status Register that allows Quad operation. The default value of QE bit is 1 and it cannot be changed, so that the IO2 and IO3 pins are enabled all the time. #### LB3, LB2, LB1 bits The LB3, LB2 and LB1 bits are non-volatile One Time Program (OTP) bits in Status Register (S13, S12 and S11) that provide the write protect control and status to the Security Registers. The default state of LB3, LB2 and LB1 bits are 0, the security registers are unlocked. The LB3, LB2 and LB1 bits can be set to 1 individually using the Write Register instruction. The LB3, LB2 and LB1 bits are One Time Programmable, once they are set to 1, the Security Registers will become read-only permanently. # **Uniform Sector Dual and Quad Serial Flash** GD25B128H #### CMP bit The CMP bit is a non-volatile Read/Write bit in the Status Register (S14). It is used in conjunction with the BP4-BP0 bits to provide more flexibility for the array protection. Please see the Status registers Memory Protection table for details. The default setting is CMP=0. #### SUS1, SUS2 bits The SUS1 and SUS2 bits are read only bits in the status register (S15 and S10) that are set to 1 after executing an Erase/Program Suspend (75h) command (The Erase Suspend will set the SUS1 bit to 1, and the Program Suspend will set the SUS2 bit to 1). The SUS1 and SUS2 bits are cleared to 0 by Erase/Program Resume (7Ah) command, software reset (66h+99h) command, as well as a power-down, power-up cycle. #### DC bit The Dummy Configuration (DC) bit is non-volatile, which selects the number of dummy cycles between the end of address and the start of read data output. Dummy cycles provide additional latency that is needed to complete the initial read access of the flash array before data can be returned to the host system. Some read commands require additional dummy cycles as the SCLK frequency increases. The following dummy cycle tables provide different dummy cycle settings that are configured. | Command | DC bit | Numbers of Dummy Cycles | Freq.(MHz) | |---------------|-------------|-------------------------|------------| | 001 001 001 | 0 (default) | 8 | 133 | | 0Bh, 3Bh, 6Bh | 1 | 8 | 133 | | BBh | 0 (default) | 4 | 104 | | | 1 | 8 | 133 | | FD: | 0 (default) | 6 | 104 | | EBh | 1 | 10 | 133 | | EDh | 0 (default) | 8 | 66 | | | 1 | 10 | 80 | #### Reserved bit It is recommended to set the value of the reserved bit as "0". #### DRV1, DRV0 bits The DRV1 and DRV0 bits are used to determine the output driver strength for the Read operations. **Table 8. Driver Strength for Read Operations** | DRV1, DRV0 | Driver Strength | |------------|-----------------| | 00 | 100% | | 01 | 75% (default) | | 10 | 50% | | 11 | 25% | #### 7 COMMAND DESCRIPTIONS All commands, addresses and data are shifted in and out of the device, beginning with the most significant bit on the first rising edge of SCLK after CS# is driven low. Then, the one-byte command code must be shifted in to the device, with most significant bit first on SI, and each bit is latched on the rising edges of SCLK. Every command sequence starts with a one-byte command code. Depending on the command, this might be followed by address bytes, or by data bytes, or by both or none. CS# must be driven high after the last bit of the command sequence has been completed. For the command of Read, Fast Read, Read Status Register or Release from Deep Power-Down, and Read Device ID, the shifted-in command sequence is followed by a data-out sequence. All read instruction can be completed after any bit of the data-out sequence is being shifted out, and then CS# must be driven high to return to deselected status. For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write Enable, Write Disable or Deep Power-Down command, CS# must be driven high exactly at a byte boundary, otherwise the command is rejected, and is not executed. That is CS# must be driven high when the number of clock pulses after CS# being driven low is an exact multiple of eight. For Page Program, if at any time the input byte is not a full byte, nothing will happen and WEL will not be reset. Table 9. Commands | Command Name | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | Byte 9 | |-----------------------------|--------|------------------------|-----------------------|----------------------|----------------------|------------------------|------------------------|------------------------|---------| | Write Enable | 06h | | | | | | | | | | Write Disable | 04h | | | | | | | | | | Read Status Register-1 | 05h | (S7-S0) | (cont.) | | | | | | | | Read Status Register-2 | 35h | (S15-S8) | (cont.) | | | | | | | | Read Status Register-3 | 15h | (S23-S16) | (cont.) | | | | | | | | Write Status Register-1 | 01h | S7-S0 | | | | | | | | | Write Status Register-2 | 31h | S15-S8 | | | | | | | | | Write Status Register-3 | 11h | S23-S16 | | | | | | | | | Volatile SR write<br>Enable | 50h | | | | | | | | | | Read Data | 03h | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | (cont.) | | | | | Fast Read | 0Bh | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | | Dual Output Fast Read | 3Bh | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(1)</sup> | (cont.) | | | | Quad Output Fast<br>Read | 6Bh | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) <sup>(2)</sup> | (cont.) | | | | Dual I/O Fast Read | BBh | A23-A16 <sup>(3)</sup> | A15-A8 <sup>(3)</sup> | A7-A0 <sup>(3)</sup> | M7-M0 <sup>(4)</sup> | (D7-D0) <sup>(1)</sup> | (cont.) | | | | Quad I/O Fast Read | EBh | A23-A16 <sup>(5)</sup> | A15-A8 <sup>(5)</sup> | A7-A0 <sup>(5)</sup> | M7-M0 <sup>(6)</sup> | dummy | dummy | (D7-D0) <sup>(2)</sup> | (cont.) | | DTR Quad I/O Fast<br>Read | EDh | A23-A16 <sup>(5)</sup> | A15-A8 <sup>(5)</sup> | A7-A0 <sup>(5)</sup> | M7-M0 <sup>(6)</sup> | n-CLK<br>dummy | (D7-D0) <sup>(2)</sup> | (cont.) | | ## **Uniform Sector** GigaDevice Dual and Quad Serial Flash ## GD25B128H | Set Burst with Wrap | 77h | dummy <sup>(7)</sup> | dummy <sup>(7)</sup> | dummy <sup>(7)</sup> | W7-W0 <sup>(7)</sup> | | | | |----------------------------------------------|---------|----------------------|----------------------|----------------------|----------------------|-----------------|---------|--| | Page Program | 02h | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | | Quad Page Program | 32h | A23-A16 | A15-A8 | A7-A0 | D7-D0 <sup>(8)</sup> | Next Byte | | | | Sector Erase | 20h | A23-A16 | A15-A8 | A7-A0 | 5. 50 | rtox Byto | | | | Block Erase (32K) | 52h | A23-A16 | A15-A8 | A7-A0 | | | | | | Block Erase (64K) | D8h | A23-A16 | A15-A8 | A7-A0 | | | | | | Chip Erase | 60h/C7h | 71207110 | 7110710 | 711 710 | | | | | | Read Manufacturer/ Device ID | 90h | 00H | 00H | 00H | (MID7-<br>MID0) | (ID7-ID0) | (cont.) | | | Read Identification | 9Fh | (MID7-<br>MID0) | (ID15-ID8) | (ID7-ID0) | (cont.) | | | | | Read Unique ID | 4Bh | 00H | 00Н | 00H | dummy | (UID7-<br>UID0) | (cont.) | | | Erase Security<br>Registers <sup>(9)</sup> | 44h | A23-A16 | A15-A8 | A7-A0 | | | | | | Program Security<br>Registers <sup>(9)</sup> | 42h | A23-A16 | A15-A8 | A7-A0 | D7-D0 | Next Byte | | | | Read Security<br>Registers <sup>(9)</sup> | 48h | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | Enable Reset | 66h | | | | | | | | | Reset | 99h | | | | | | | | | Program/Erase<br>Suspend | 75h | | | | | | | | | Program/Erase<br>Resume | 7Ah | | | | | | | | | Deep Power-Down | B9h | | | | | | | | | Release From Deep<br>Power-Down | ABh | | | | | | | | | Release From Deep | | | | | | | | | | Power-Down and Read | ABh | dummy | dummy | dummy | (ID7-ID0) | (cont.) | | | | Device ID | | | | | | | | | | Read Serial Flash | | | | | | | | | | Discoverable | 5Ah | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | (cont.) | | | Parameter | | | | | | | | | #### Note: 1. Dual Output data IO0 = (D6, D4, D2, D0) IO1 = (D7, D5, D3, D1) 2. Quad Output Data IO0 = (D4, D0, ...) IO1 = (D5, D1, ...) IO2 = (D6, D2, ...) ## **Uniform Sector** GigaDevice Dual and Quad Serial Flash GD25B128H IO3 = (D7, D3, ...) 3. Dual Input Address IO0 = A22, A20, A18, A16, A14, A12, A10, A8 A6, A4, A2, A0 IO1 = A23, A21, A19, A17, A15, A13, A11, A9 A7, A5, A3, A1 4. Dual Input Mode bit IO0 = M6, M4, M2, M0 IO1 = M7, M5, M3, M1 5. Quad Input Address IO0 = A20, A16, A12, A8, A4, A0 IO1 = A21, A17, A13, A9, A5, A1 IO2 = A22, A18, A14, A10, A6, A2 IO3 = A23, A19, A15, A11, A7, A3 6. Quad Input Mode bit 100 = M4, M0 IO1 = M5, M1 102 = M6, M2 103 = M7, M3 7. Dummy bits and Wrap Bits IO0 = (x, x, x, x, x, x, W4, x) IO1 = (x, x, x, x, x, x, W5, x) IO2 = (x, x, x, x, x, x, W6, x) IO3 = (x, x, x, x, x, x, x, x) 8. Quad Input Data IO0 = D4, D0, ... IO1 = D5, D1, ... IO2 = D6. D2. ... IO3 = D7, D3, ... 9. Security Registers Address Security Register1: A23-A16=00H, A15-A12=1H, A11-A10 = 00b, A9-A0= Byte Address; Security Register2: A23-A16=00H, A15-A12=2H, A11-A10 = 00b, A9-A0= Byte Address; Security Register3: A23-A16=00H, A15-A12=3H, A11-A10 = 00b, A9-A0= Byte Address; #### TABLE OF ID DEFINITIONS #### GD25B128H | Operation Code | MID7-MID0 | ID15-ID8 | ID7-ID0 | |----------------|-----------|----------|---------| | 9Fh | C8 | 40 | 18 | | 90H | C8 | | 17 | | ABh | | | 17 | ## 7.1 Write Enable (WREN) (06h) The Write Enable (WREN) command is for setting the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit must be set prior to every Page Program (PP), Quad Page Program (QPP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE), Write Status Register (WRSR) and Erase/Program Security Registers command. The Write Enable (WREN) command sequence: CS# goes low → sending the Write Enable command → CS# goes high. CS# 0 1 2 3 4 5 6 7 SCLK Command SI High-Z Figure 3. Write Enable Sequence Diagram ## 7.2 Write Disable (WRDI) (04h) The Write Disable command is for resetting the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit may be set to 0 by issuing the Write Disable (WRDI) command to disable Page Program (PP), Quad Page Program (QPP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE), Write Status Register (WRSR), that require WEL be set to 1 for execution. The WRDI command can be used by the user to protect memory areas against inadvertent writes that can possibly corrupt the contents of the memory. The WRDI command is ignored during an embedded operation while WIP bit =1. The WEL bit is reset by following condition: Write Disable command (WRDI), Power-up, and upon completion of the Write Status Register, Page Program, Sector Erase, Block Erase and Chip Erase commands. The Write Disable command sequence: CS# goes low →Sending the Write Disable command →CS# goes high. Figure 4. Write Disable Sequence Diagram ## 7.3 Read Status Register (RDSR) (05h/35h/15h) The Read Status Register (RDSR) command is for reading the Status Register. The Status Register may be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write in Progress (WIP) bit before sending a new command to the device. It is also possible to read the Status Register continuously. For command code of "05h" / "35h" / "15h", the SO will output Status Register bits S7~S0 / S15~S8 / S23~S16. Figure 5. Read Status Register Sequence Diagram ## 7.4 Write Status Register (WRSR) (01h/31h/11h) The Write Status Register (WRSR) command allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) command must previously have been executed. After the Write Enable (WREN) command has been decoded and executed, the device sets the Write Enable Latch (WEL). The Write Status Register (WRSR) command has no effect on S15, S10, S1 and S0 of the Status Register. For command code of "01h" / "31h" / "11h", the Status Register bits S7~S0 / S15~S8 / S23~S16 would be written. CS# must be driven high after the eighth bit of the data byte has been latched in. Otherwise, the Write Status Register (WRSR) command is not executed. As soon as CS# is driven high, the self-timed Write Status Register cycle (whose duration is tw) is initiated. While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. The Write Status Register (WRSR) command allows the user to change the values of the Block Protect (BP4, BP3, BP2, BP1 and BP0) bits, to define the size of the area that is to be treated as read-only. The Write Status Register (WRSR) command also allows the user to set or reset the Status Register Protect (SRP1 and SRP0) bits in accordance with the Write Protect (WP#) signal. The Status Register Protect (SRP1 and SRP0) bits and Write Protect (WP#) signal allow the device to be put in the Hardware Protected Mode. The Write Status Register (WRSR) command is not executed once the Hardware Protected Mode is entered. Figure 6. Write Status Register Sequence Diagram ## 7.5 Write Enable for Volatile Status Register (50h) The non-volatile Status Register bits can also be written to as volatile bits. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. The Write Enable for Volatile Status Register command must be issued prior to a Write Status Register command and any other commands can't be inserted between them. Otherwise, Write Enable for Volatile Status Register will be cleared. The Write Enable for Volatile Status Register command will not set the Write Enable Latch bit, it is only valid for the Write Status Register command to change the volatile Status Register bit values. CS# 0 1 2 3 4 5 6 7 SCLK Command SI High-Z Figure 7. Write Enable for Volatile Status Register Sequence Diagram ### 7.6 Read Data Bytes (READ) (03h) The Read Data Bytes (READ) command is followed by a 3-byte address (A23-A0), and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency $f_R$ , on the falling edge of SCLK. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes (READ) command. Any Read Data Bytes (READ) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 8. Read Data Bytes Sequence Diagram ## 7.7 Read Data Bytes at Higher Speed (Fast Read) (0Bh) The Read Data Bytes at Higher Speed (Fast Read) command is for quickly reading data out. It is followed by a 3-byte address (A23-A0) and a dummy byte, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fc, on the falling edge of SCLK. The first byte address can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. Figure 9. Read Data Bytes at Higher Speed Sequence Diagram ## 7.8 Dual Output Fast Read (3Bh) The Dual Output Fast Read command is followed by 3-byte address (A23-A0) and a dummy byte, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 2-bit per clock cycle from SI and SO. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. Figure 10. Dual Output Fast Read Sequence Diagram ## 7.9 Quad Output Fast Read (6Bh) The Quad Output Fast Read command is followed by 3-byte address (A23-A0) and a dummy byte, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO3, IO2, IO1 and IO0. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. Figure 11. Quad Output Fast Read Sequence Diagram ## 7.10 Dual I/O Fast Read (BBh) The Dual I/O Fast Read command is similar to the Dual Output Fast Read command but with the capability to input the 3-byte address (A23-A0) and a "Continuous Read Mode" byte 2-bit per clock by SI and SO, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 2-bit per clock cycle from SI and SO. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. #### **Dual I/O Fast Read with "Continuous Read Mode"** The Dual I/O Fast Read command can further reduce command overhead through setting the "Continuous Read Mode" bits (M7-0) after the input 3-byte address (A23-A0). If the "Continuous Read Mode" bits (M5-4) = (1, 0), then the next Dual I/O Fast Read command (after CS# is raised and then lowered) does not require the BBh command code. If the "Continuous Read Mode" bits (M5-4) $\neq$ (1, 0), the next command requires the command code, thus returning to normal operation. A Reset command can be also used to reset (M7-0) before issuing normal command. Figure 12. Dual I/O Fast Read Sequence Diagram ((M5-4) ≠ (1, 0)) Figure 13. Dual I/O Fast Read Sequence Diagram ((M5-4) = (1, 0)) ## 7.11 Quad I/O Fast Read (EBh) The Quad I/O Fast Read command is similar to the Quad Output Fast Read command but with the capability to input the 3-byte address (A23-A0) and a "Continuous Read Mode" byte and 4-dummy clock (4-bit per clock) by IO0, IO1, IO2, IO3, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO0, IO1, IO2, IO3. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. #### Quad I/O Fast Read with "Continuous Read Mode" The Quad I/O Fast Read command can further reduce command overhead through setting the "Continuous Read Mode" bits (M7-0) after the input 3-byte address (A23-A0). If the "Continuous Read Mode" bits (M5-4) = (1, 0), then the next Quad I/O Fast Read command (after CS# is raised and then lowered) does not require the EBh command code. If the "Continuous Read Mode" bits (M5-4) $\neq$ (1, 0), the next command requires the command code, thus returning to normal operation. A Reset command can be also used to reset (M7-0) before issuing normal command. CS# 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 SCLK Command C Figure 14. Quad I/O Fast Read Sequence Diagram ((M5-4) ≠ (1, 0)) #### Quad I/O Fast Read with "8/16/32/64-Byte Wrap Around" in Standard SPI mode The Quad I/O Fast Read command can be used to access a specific portion within a page by issuing "Set Burst with Wrap" (77h) commands prior to EBh. The "Set Burst with Wrap" (77h) command can either enable or disable the "Wrap Around" feature for the following EBh commands. When "Wrap Around" is enabled, the data being accessed can be limited to either an 8/16/32/64-byte section of a 256-byte page. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 8/16/32/64-byte section, the output will wrap around the beginning boundary automatically until CS# is pulled high to terminate the command. The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing multiple read commands. The "Set Burst with Wrap" command allows three "Wrap Bits" W6-W4 to be set. The W4 bit is used to enable or disable the "Wrap Around" operation while W6-W5 is used to specify the length of the wrap around section within a page. ### 7.12 DTR Quad I/O Fast Read (DTRQIO) (EDh) The DTRQIO instruction enables Double Transfer Rate throughput on quad I/O of Serial Flash in read mode. The address (interleave on 4 I/O pins) is latched on both rising and falling edge of SCLK, and data (interleave on 4 I/O pins) shift out on both rising and falling edge of SCLK. The 8-bit address can be latched-in at one clock, and 8-bit data can be read out at one clock, which means four bits at rising edge of clock, the other four bits at falling edge of clock. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single DTRQIO instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing DTRQIO instruction, the following address/dummy/data out will perform as 8-bit instead of previous 1-bit. While Program/Erase/Write Status Register cycle is in progress, DTRQIO instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. #### Quad I/O DTR Read with "Continuous Read Mode" The Quad I/O DTR Read command can further reduce command overhead through setting the "Continuous Read Mode" bits (M7-0) after the input address. If the "Continuous Read Mode" bits (M5-4) = (1, 0), then the next Quad I/O DTR Read command (after CS# is raised and then lowered) does not require the EDh command code. If the "Continuous Read Mode" bits (M5-4) do not equal to (1, 0), the next command requires the first EDh command code, thus returning to normal operation. The only way to quit the Quad I/O DTR Continuous Read Mode" is to set the "Continuous Read Mode" bits (M5-4) not equal to (1, 0). Figure 16. DTR Quad I/O Fast Read Sequence Diagram (M5-4≠ (1, 0)) ## 7.13 Set Burst with Wrap (77h) The Set Burst with Wrap command is used in conjunction with "Quad I/O Fast Read" command to access a fixed length of 8/16/32/64-byte section within a 256-byte page, in standard SPI mode. The Set Burst with Wrap command sequence: CS# goes low $\rightarrow$ Send Set Burst with Wrap command $\rightarrow$ Send 24 dummy bits $\rightarrow$ Send 8 bits "Wrap bits" $\rightarrow$ CS# goes high. | W6,W5 | W4 | <b>!=0</b> | W4=1 (default) | | | |-------|-------------|-------------|----------------|-------------|--| | | Wrap Around | Wrap Length | Wrap Around | Wrap Length | | | 0, 0 | Yes | 8-byte | No | N/A | | | 0, 1 | Yes | 16-byte | No | N/A | | | 1, 0 | Yes | 32-byte | No | N/A | | | 1, 1 | Yes | 64-byte | No | N/A | | If the W6-W4 bits are set by the Set Burst with Wrap command, all the following "Quad I/O Fast Read" command will use the W6-W4 setting to access the 8/16/32/64-byte section within any page. To exit the "Wrap Around" function and return to normal read operation, another Set Burst with Wrap command should be issued to set W4=1. CS# 3 5 9 10 11 12 13 **SCLK** Command 77h 100 101 102 103 W6-W4 Figure 18. Set Burst with Wrap Sequence Diagram ## 7.14 Page Program (PP) (02h) The Page Program (PP) command is for programming the memory. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The Page Program (PP) command is entered by driving CS# Low, followed by the command code, three address bytes and at least one data byte on SI. If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero). CS# must be driven low for the entire duration of the sequence. The Page Program command sequence: CS# goes low → sending Page Program command → 3-byte address on SI → at least 1 byte data on SI → CS# goes high. If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. CS# must be driven high after the eighth bit of the last data byte has been latched in; otherwise the Page Program (PP) command is not executed. As soon as CS# is driven high, the self-timed Page Program cycle (whose duration is tpp) is initiated. While the Page Program cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Page Program (PP) command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1 and BP0) is not executed and WEL will clear to "0". Figure 19. Page Program Sequence Diagram ## 7.15 Quad Page Program (32h) The Quad Page Program command is for programming the memory using four pins: IO0, IO1, IO2, and IO3. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The quad Page Program command is entered by driving CS# Low, followed by the command code (32h), three address bytes and at least one data byte on IO pins. If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page. CS# must be driven high after the eighth bit of the last data byte has been latched in; otherwise the Quad Page Program (PP) command is not executed. As soon as CS# is driven high, the self-timed Quad Page Program cycle (whose duration is t<sub>PP</sub>) is initiated. While the Quad Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Quad Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1 and BP0) is not executed and WEL will clear to "0". Figure 20. Quad Page Program Sequence Diagram ## 7.16 Sector Erase (SE) (20h) The Sector Erase (SE) command is for erasing the all data of the chosen sector. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Sector Erase (SE) command is entered by driving CS# low, followed by the command code, and 3-address byte on SI. Any address inside the sector is a valid address for the Sector Erase (SE) command. CS# must be driven low for the entire duration of the sequence. The Sector Erase command sequence: CS# goes low $\rightarrow$ sending Sector Erase command $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the Sector Erase (SE) command is not executed. As soon as CS# is driven high, the self-timed Sector Erase cycle (whose duration is $t_{SE}$ ) is initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Sector Erase (SE) command applied to a sector which is protected by the Block Protect (BP4, BP3, BP2, BP1 and BP0) bit is not executed and WEL will clear to "0". Figure 21. Sector Erase Sequence Diagram ## 7.17 32KB Block Erase (BE32) (52h) The 32KB Block Erase command is for erasing the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 32KB Block Erase command is entered by driving CS# low, followed by the command code, and three address bytes on SI. Any address inside the block is a valid address for the 32KB Block Erase command. CS# must be driven low for the entire duration of the sequence. The 32KB Block Erase command sequence: CS# goes low $\rightarrow$ sending 32KB Block Erase command $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise # **Uniform Sector Dual and Quad Serial Flash** **GD25B128H** the 32KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is t<sub>BE1</sub>) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 32KB Block Erase command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1 and BP0) bits is not executed and WEL will clear to "0". CS# 0 1 2 3 4 5 6 7 8 9 29 30 31 SCLK Command 24 Bits Address SI 52h 23 22 --- 2 1 0 //// MSB Figure 22. 32KB Block Erase Sequence Diagram ## 7.18 64KB Block Erase (BE64) (D8h) The 64KB Block Erase command is for erasing the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 64KB Block Erase command is entered by driving CS# low, followed by the command code, and three address bytes on SI. Any address inside the block is a valid address for the 64KB Block Erase command. CS# must be driven low for the entire duration of the sequence. The 64KB Block Erase command sequence: CS# goes low $\rightarrow$ sending 64KB Block Erase command $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the 64KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is $t_{BE2}$ ) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 64KB Block Erase command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1 and BP0) bits is not executed and WEL will clear to "0". Figure 23. 64KB Block Erase Sequence Diagram ## 7.19 Chip Erase (CE) (60h/C7h) The Chip Erase (CE) command is for erasing the all data of the chip. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Chip Erase (CE) command is entered by driving CS# Low, followed by the command code on Serial Data Input (SI). CS# must be driven Low for the entire duration of the sequence. The Chip Erase command sequence: CS# goes low → sending Chip Erase command → CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Chip Erase command is not executed. As soon as CS# is driven high, the self-timed Chip Erase cycle (whose duration is t<sub>CE</sub>) is initiated. While the Chip Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Chip Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Chip Erase (CE) command is executed, if the Block Protect (BP2, BP1 and BP0) bits are 0 and CMP=0 or the Block Protect (BP2, BP1 and BP0) bits are 1 and CMP=1. The Chip Erase (CE) command is ignored if one or more sectors are protected and WEL will clear to "0". CS# 0 1 2 3 4 5 6 7 SCLK Command SI 60h/C7h Figure 24. Chip Erase Sequence Diagram ## 7.20 Read Manufacture ID/ Device ID (REMS) (90h) The Read Manufacturer/Device ID command is an alternative to the Release from Power-Down / Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID. The command is initiated by driving the CS# pin low and shifting the command code "90h" followed by a 24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of SCLK with most significant bit (MSB) first. Figure 25. Read Manufacture ID/ Device ID Sequence Diagram ## 7.21 Read Identification (RDID) (9Fh) The Read Identification (RDID) command allows the 8-bit manufacturer identification to be read, followed by two bytes of device identification. The device identification indicates the memory type in the first byte, and the memory capacity of the device in the second byte. The Read Identification (RDID) command while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. The Read Identification (RDID) command should not be issued while the device is in Deep Power-Down Mode. The device is first selected by driving CS# low. Then, the 8-bit command code for the command is shifted in. This is followed GigaDevice by the 24-bit device identification, stored in the memory. Each bit is shifted out on the falling edge of Serial Clock. The Read Identification (RDID) command is terminated by driving CS# high at any time during data output. When CS# is driven high, the device is in the Standby Mode. Once in the Standby Mode, the device waits to be selected, so that it can receive, decode and execute commands. CS# 9 10 12 13 14 15 **SCLK** SI 9Fh Manufacturer ID SO CS# 19 20 21 22 23 24 25 26 27 28 29 30 31 **SCLK** SI Memory Type ID15-ID8⁻ Capacity ID7-ID0 SO (6) MSB MSB Figure 26. Read Identification ID Sequence Diagram ## 7.22 Read Unique ID (4Bh) The Read Unique ID command accesses a factory-set read-only 128bit number that is unique to each device. The Unique ID can be used in conjunction with user software methods to help prevent copying or cloning of a system. The Read Unique ID command sequence: CS# goes low $\rightarrow$ sending Read Unique ID command $\rightarrow$ 3-Byte Address (000000H) $\rightarrow$ Dummy Byte $\rightarrow$ 128bit Unique ID Out $\rightarrow$ CS# goes high. Figure 27. Read Unique ID Sequence Diagram ## 7.23 Erase Security Registers (44h) The GD25B128H provides 3x1024-Byte Security Registers which can be erased and programmed individually. These # **Uniform Sector Dual and Quad Serial Flash** GD25B128H registers may be used by the system manufacturers to store security and other important information separately from the main memory array. The Erase Security Registers command is similar to Sector/Block Erase command. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Erase Security Registers command sequence: CS# goes low $\rightarrow$ sending Erase Security Registers command $\rightarrow$ 3-byte address on SI $\rightarrow$ CS# goes high. The command sequence is shown below. CS# must be driven high after the eighth bit of the last address byte has been latched in; otherwise the Erase Security Registers command is not executed. As soon as CS# is driven high, the self-timed Erase Security Registers cycle (whose duration is $t_{SE}$ ) is initiated. While the Erase Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Erase Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Security Registers Lock Bit (LB1, LB2, LB3) in the Status Register can be used to OTP protect the security registers. Once the LB bit is set to 1, the Security Registers will be permanently locked; the Erase Security Registers command will be ignored and WEL will clear to "0". | Address | A23-16 | A15-12 | A11-10 | A9-0 | |----------------------|--------|--------|--------|------------| | Security Register #1 | 00H | 0001b | 00b | Don't care | | Security Register #2 | 00H | 0010b | 00b | Don't care | | Security Register #3 | 00H | 0011b | 00b | Don't care | CS# 0 1 2 3 4 5 6 7 8 9 29 30 31 SCLK Command Figure 28. Erase Security Registers command Sequence Diagram ## 7.24 Program Security Registers (42h) The Program Security Registers command is similar to the Page Program command. Each security register contains four pages content. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Program Security Registers command. The Program Security Registers command is entered by driving CS# Low, followed by the command code (42h), three address bytes and at least one data byte on SI. As soon as CS# is driven high, the self-timed Program Security Registers cycle (whose duration is tpp) is initiated. While the Program Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Program Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. If the Security Registers Lock Bit (LB1, LB2, LB3) is set to 1, the Security Registers will be permanently locked. Program Security Registers command will be ignored and WEL will clear to "0". | Address | A23-16 | A15-12 | A11-10 | A9-0 | |----------------------|--------|--------|--------|--------------| | Security Register #1 | 00H | 0001b | 00b | Byte Address | | Security Register #2 | 00H | 0010b | 00b | Byte Address | | Security Register #3 | 00H | 0011b | 00b | Byte Address | Figure 29. Program Security Registers command Sequence Diagram ## 7.25 Read Security Registers (48h) The Read Security Registers command is similar to Fast Read command. The command is followed by a 3-byte address (A23-A0) and a dummy byte, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fc, on the falling edge of SCLK. The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. Once the A9-0 address reaches the last byte of the register (Byte 3FFH), it will reset to 000H, the command is completed by driving CS# high. | Address | A23-16 | A15-12 | A11-10 | A9-0 | |----------------------|--------|--------|--------|--------------| | Security Register #1 | 00H | 0001b | 00b | Byte Address | | Security Register #2 | 00H | 0010b | 00b | Byte Address | | Security Register #3 | 00H | 0011b | 00b | Byte Address | Figure 30. Read Security Registers command Sequence Diagram ## 7.26 Enable Reset (66h) and Reset (99h) If the Reset command is accepted, any on-going internal operation will be terminated and the device will return to its default power-on state and lose all the current volatile settings, such as Volatile Status Register bits, Write Enable Latch status (WEL), Program/Erase Suspend status, Deep Power Down Mode, Continuous Read Mode bit setting (M7-M0) and Wrap Bit Setting (W6-W4). The "Enable Reset (66h)" and "Reset (99h)" command sequence as follow: CS# goes low $\rightarrow$ Sending Enable Reset command $\rightarrow$ CS# goes high $\rightarrow$ CS# goes low $\rightarrow$ Sending Reset command $\rightarrow$ CS# goes high. Once the Reset command is accepted by the device, the device will take approximately $t_{RST}$ / $t_{RST\_E}$ to reset. During this period, no command will be accepted. Data corruption may happen if there is an on-going or suspended internal Erase or Program operation when Reset command sequence is accepted by the device. It is recommended to check the WIP bit and the SUS1/SUS2 bit in Status Register before issuing the Reset command sequence. Figure 31. Enable Reset and Reset command Sequence Diagram Note: Enable Reset (66h) and Reset (99h) commands cannot reset the device when the device is in Quad I/O DTR Continuous Read Mode. The only way to quit the Quad I/O DTR Continuous Read Mode is to set the "Continuous Read Mode" bits (M5-4) not equal to (1,0). ## 7.27 Program/Erase Suspend (PES) (75h) The Program/Erase Suspend command "75h", allows the system to interrupt a page program or sector/block erase operation and then read data from any other sector or block. The Write Status Register command (01h, 31h, 11h, AAh, 55h) and Erase/Program Security Registers command (44h, 42h) and Erase commands (20h, 52h, D8h, C7h, 60h) and Page Program command (02h, 32h) are not allowed during Program suspend. The Write Status Register command (01h, 31h, 11h, AAh, 55h) and Erase Security Registers command (44h) and Erase commands (20h, 52h, D8h, C7h, 60h) are not allowed during Erase suspend. Program/Erase Suspend is valid only during the page program or sector/block erase operation. A maximum of time of "tsus" (See AC Characteristics) is required to suspend the program/erase operation. The Program/Erase Suspend command will be accepted by the device only if the SUS1/SUS2 bit in the Status Register equal to 0 and WIP bit equal to 1 while a Page Program or a Sector or Block Erase operation is on-going. If the SUS1/SUS2 bit equal to 1 or WIP bit equal to 0, the Suspend command will be ignored by the device. The WIP bit will be cleared from 1 to 0 within "tsus" and the SUS1/SUS2 bit will be set from 0 to 1 immediately after Program/Erase Suspend. A power-off during the suspend period will reset the device and release the suspend state. Figure 32. Program/Erase Suspend Sequence Diagram ## 7.28 Program/Erase Resume (PER) (7Ah) The Program/Erase Resume command must be written to resume the program or sector/block erase operation after a Program/Erase Suspend command. The Program/Erase Resume command will be accepted by the device only if the SUS1/SUS2 bit equal to 1 and the WIP bit equal to 0. After issued the SUS1/SUS2 bit in the status register will be cleared from 1 to 0 immediately, the WIP bit will be set from 0 to 1 within 200ns and the Sector or Block will complete the erase operation or the page will complete the program operation. The Program/Erase Resume command will be ignored unless a Program/Erase Suspend is active. Figure 33. Program/Erase Resume Sequence Diagram ## 7.29 Deep Power-Down (DP) (B9h) Executing the Deep Power-Down (DP) command is the only way to put the device in the lowest consumption mode (the Deep Power-Down Mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program and Erase commands. Driving CS# high deselects the device, and puts the device in the Standby Mode (if there is no internal cycle currently in progress). But this mode is not the Deep Power-Down Mode. The Deep Power-Down Mode can only be entered by executing the Deep Power-Down (DP) command. Once the device has entered the Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down and Read Device ID (RDI) command or software reset command. The Release from Deep Power-Down and Read Device ID (RDI) command releases the device from Deep Power-Down mode, also allows the Device ID of the device to be output on SO. The Deep Power-Down Mode automatically stops at Power-Down, and the device always in the Standby Mode after Power-Up. The Deep Power-Down command sequence: CS# goes low $\rightarrow$ sending Deep Power-Down command $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Deep Power-Down (DP) command is not executed. As soon as CS# is driven high, it requires a delay of $t_{DP}$ before the supply current is reduced to $l_{CC2}$ and the Deep Power-Down Mode is entered. Any Deep Power-Down (DP) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 34. Deep Power-Down Sequence Diagram ### 7.30 Release from Deep Power-Down and Read Device ID (RDI) (ABh) The Release from Power-Down and Read Device ID command is a multi-purpose command. It can be used to release the device from the Power-Down state or obtain the devices electronic identification (ID) number. To release the device from the Power-Down state, the command is issued by driving the CS# pin low, shifting the instruction code "ABh" and driving CS# high. Release from Power-Down will take the time duration of trest (See AC Characteristics) before the device will resume normal operation and other command are accepted. The CS# pin must remain high during the trest time duration. When used only to obtain the Device ID while not in the Power-Down state, the command is initiated by driving the CS# pin low and shifting the instruction code "ABh" followed by 3-dummy byte. The ID7~ID0 are then shifted out on the falling edge of SCLK with most significant bit (MSB) first. The Device ID value is listed in Manufacturer and Device Identification table. The Device ID can be read continuously. The command is completed by driving CS# high. When used to release the device from the Power-Down state and obtain the ID7~ID0, the command is the same as previously described, except that after CS# is driven high it must remain high for a time duration of tress (See AC Characteristics). After this time duration the device will resume normal operation and other command will be accepted. If the Release from Power-Down / Device ID command is issued while an Erase, Program or Write cycle is in process (when WIP equals 1) the command is ignored and will not have any effects on the current cycle. Figure 35. Release Power-Down Sequence Diagram GD25B128H ## 7.31 Read Serial Flash Discoverable Parameter (5Ah) The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard, JESD68 on CFI. SFDP is a standard of JEDEC Standard No.216C. CS# 5 28 29 30 31 **SCLK** Command 24-bit address SI 5Ah High-Z SO CS# 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 **SCLK** SI Data Out1 SO Figure 37. Read Serial Flash Discoverable Parameter command Sequence Diagram Table 10. Signature and Parameter Identification Data Values (Please contact GigaDevice for Details) ### 8 ELECTRICAL CHARACTERISTICS ## 8.1 Power-On Timing Figure 38. Power-On Timing Sequence Diagram Table 11. Power-Up Timing and Write Inhibit Threshold | Symbol | Parameter | Min. | Max. | Unit | |--------|-------------------------------------------------------------------------|------|------|------| | tVSL | VCC (min.) to device operation | 2.5 | | ms | | VWI | Write Inhibit Voltage | 1.5 | 2.5 | V | | VPWD | VCC voltage needed to below VPWD for ensuring initialization will occur | | 0.5 | V | | tPWD | The minimum duration for ensuring initialization will occur | 300 | | μs | ## 8.2 Initial Delivery State The device is delivered with the memory array erased: all bits are set to 1 (each Byte contains FFH). The Status Register contains 00H, except that DRV0 bit (S21) and QE bit (S9) are set to 1. # 8.3 Absolute Maximum Ratings | Parameter | Value | Unit | |--------------------------------------------------|-----------------|--------------| | | -40 to 85 | | | Ambient Operating Temperature (T <sub>A</sub> ) | -40 to 105 | $^{\circ}$ C | | | -40 to 125 | | | Storage Temperature | -65 to 150 | $^{\circ}$ C | | Transient Input/Output Voltage (note: overshoot) | -2.0 to VCC+2.0 | V | | Applied Input/Output Voltage | -0.6 to VCC+0.4 | V | | VCC | -0.6 to 4.2 | V | Figure 39. Input Test Waveform and Measurement Level # **Maximum Negative Overshoot Waveform** Vss-2.0V -----20ns # 8.4 Capacitance Measurement Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | | |--------|---------------------------------|------------------|------------|------|------|------------|--| | CIN | Input Capacitance | | | 6 | pF | VIN=0V | | | COUT | Output Capacitance | | | 8 | pF | VOUT=0V | | | CL | Load Capacitance | 30 | | 30 | | pF | | | | Input Rise And Fall time | | | 5 | ns | | | | | Input Pulse Voltage | 0.1 | VCC to 0.8 | BVCC | V | | | | | Input Timing Reference Voltage | 0.2VCC to 0.7VCC | | V | | | | | | Output Timing Reference Voltage | | 0.5VCC | | V | | | Figure 40. Absolute Maximum Ratings Diagram GD25B128H ## 8.5 DC Characteristics $(T_A = -40^{\circ}C \sim 85^{\circ}C, VCC = 2.7 \sim 3.6V)$ | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | |------------------|--------------------------|--------------------------|---------|------|---------|-------| | lu | Input Leakage Current | | | | ±2 | μΑ | | ILO | Output Leakage Current | | | | ±2 | μA | | l | Standby Current | CS#=VCC, | | 12 | 50 | | | Icc1 | Standby Current | VIN=VCC or VSS | | 12 | 50 | μΑ | | 1 | Doop Bower Down Current | CS#=VCC, | | 1 | 5 | ^ | | I <sub>CC2</sub> | Deep Power-Down Current | VIN=VCC or VSS | | Į. | 5 | μΑ | | | | CLK=0.1VCC / 0.9VCC | | | | | | | | at 133MHz, | | 10 | 18 | mA | | | | Q=Open(x4 I/O) | | | | | | | | CLK=0.1VCC / 0.9VCC | | | | | | Іссз | Operating Current (Read) | at 80MHz, | | 9 | 15 | mA | | | | Q=Open(x4 I/O) | | | | | | | | CLK=0.1VCC / 0.9VCC | | | | | | | | at 80MHz DTR, | | 8 | 12 | mA | | | | Q=Open(x4 I/O) | | | | | | Icc4 | Operating Current (PP) | CS#=VCC | | 10 | 15 | mA | | Icc5 | Operating Current (WRSR) | CS#=VCC | | 10 | 15 | mA | | Icc6 | Operating Current (SE) | CS#=VCC | | 10 | 15 | mA | | Icc7 | Operating Current (BE) | CS#=VCC | | 10 | 15 | mA | | Icc8 | Operating Current (CE) | CS#=VCC | | 10 | 15 | mA | | VIL | Input Low Voltage | | -0.5 | | 0.2VCC | V | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | VCC-0.2 | | | V | - 2. Value guaranteed by design and/or characterization, not 100% tested in production. GD25B128H (T<sub>A</sub> = -40 $^{\circ}$ C ~105 $^{\circ}$ C , VCC=2.7~3.6V) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | |------------------|----------------------------|--------------------------|---------|------|---------|-------| | ILI | Input Leakage Current | | | | ±2 | μΑ | | ILO | Output Leakage Current | | | | ±2 | μΑ | | | Charadha Cumant | CS#=VCC, | | 40 | 70 | | | I <sub>CC1</sub> | Standby Current | VIN=VCC or VSS | | 12 | 70 | μA | | | Deep Device Device Comment | CS#=VCC, | | 4 | 4.5 | | | Icc2 | Deep Power-Down Current | VIN=VCC or VSS | | 1 | 15 | μΑ | | | | CLK=0.1VCC / 0.9VCC | | | | | | | | at 133MHz, | | 10 | 20 | mA | | | | Q=Open(x4 I/O) | | | | | | | | CLK=0.1VCC / 0.9VCC | | | | | | Іссз | Operating Current (Read) | at 80MHz, | | 9 | 18 | mA | | | | Q=Open(x4 I/O) | | | | | | | | CLK=0.1VCC / 0.9VCC | | | | | | | | at 80MHz DTR, | | 8 | 15 | mA | | | | Q=Open(x4 I/O) | | | | | | I <sub>CC4</sub> | Operating Current (PP) | CS#=VCC | | 10 | 20 | mA | | I <sub>CC5</sub> | Operating Current (WRSR) | CS#=VCC | | 10 | 20 | mA | | Icc6 | Operating Current (SE) | CS#=VCC | | 10 | 20 | mA | | Icc7 | Operating Current (BE) | CS#=VCC | | 10 | 20 | mA | | I <sub>CC8</sub> | Operating Current (CE) | CS#=VCC | | 10 | 20 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | | 0.2VCC | V | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | VoL | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | Voн | Output High Voltage | I <sub>OH</sub> = -100μA | VCC-0.2 | | | V | - 2. Value guaranteed by design and/or characterization, not 100% tested in production. GD25B128H (T<sub>A</sub> = -40 $^{\circ}$ C ~125 $^{\circ}$ C , VCC=2.7~3.6V) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | | | | |------------------|--------------------------|-------------------------|---------|------|---------|-------|----|----|--| | ILI | Input Leakage Current | | | | ±2 | μA | | | | | ILO | Output Leakage Current | | | | ±2 | μA | | | | | | Charadha Cumant | CS#=VCC, | | 40 | 100 | | | | | | I <sub>CC1</sub> | Standby Current | VIN=VCC or VSS | | 12 | 100 | μA | | | | | Lead | Doop Dower Down Current | CS#=VCC, | | 1 | 25 | | | | | | Icc2 | Deep Power-Down Current | VIN=VCC or VSS | | Į. | 25 | μA | | | | | | | CLK=0.1VCC / 0.9VCC | | | | | | | | | | | at 133MHz, | | 10 | 20 | mA | | | | | | | Q=Open(x4 I/O) | | | | | | | | | | | CLK=0.1VCC / 0.9VCC | | | | | | | | | Іссз | Operating Current (Read) | at 80MHz, | | 9 18 | 18 | mA | | | | | | | Q=Open(x4 I/O) | | | | | | | | | | | CLK=0.1VCC / 0.9VCC | | | | | | | | | | | at 80MHz DTR, | | 8 | 8 | 8 15 | 15 | mA | | | | | Q=Open(x4 I/O) | | | | | | | | | $I_{CC4}$ | Operating Current (PP) | CS#=VCC | | 10 | 20 | mA | | | | | I <sub>CC5</sub> | Operating Current (WRSR) | CS#=VCC | | 10 | 20 | mA | | | | | Icc6 | Operating Current (SE) | CS#=VCC | | 10 | 20 | mA | | | | | I <sub>CC7</sub> | Operating Current (BE) | CS#=VCC | | 10 | 20 | mA | | | | | I <sub>CC8</sub> | Operating Current (CE) | CS#=VCC | | 10 | 20 | mA | | | | | VIL | Input Low Voltage | | -0.5 | | 0.2VCC | V | | | | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | | | | Vol | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | | | | Vон | Output High Voltage | Іон = -100μΑ | VCC-0.2 | | | V | | | | - 2. Value guaranteed by design and/or characterization, not 100% tested in production. GD25B128H #### **AC Characteristics** 8.6 $(T_A = -40^{\circ}C \sim 85^{\circ}C, VCC = 2.7 \sim 3.6V)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |---------------------|----------------------------------------------------|-----------|------|------|--------| | _ | Serial Clock Frequency for all commands except | | | 400 | | | f <sub>c1</sub> | (03h, EDh), DC=1 | | | 133 | MHz | | £ | Serial Clock Frequency for all commands except | | | 404 | NAL 1- | | f <sub>c2</sub> | (03h, EDh), DC=0 | | | 104 | MHz | | £ . | Serial Clock Frequency For: DTR Quad I/O Fast | | | 00 | MU | | f <sub>c3</sub> | Read (EDh) , DC=1 | | | 80 | MHz | | f. | Serial Clock Frequency For: DTR Quad I/O Fast | | | 66 | MHz | | f <sub>c4</sub> | Read (EDh) , DC=0 | | | 00 | IVITZ | | $f_{R}$ | Serial Clock Frequency For: 03h | | | 80 | MHz | | t <sub>CLH</sub> | Serial Clock High Time | 45% | | | ns | | <b>ICLH</b> | Genal Glock High Time | (1/FcMax) | | | 115 | | tcll | Serial Clock Low Time | 45% | | | ns | | <b>I</b> CLL | Serial Clock Low Time | (1/FcMax) | | | 115 | | tclch | Serial Clock Rise Time (Slew Rate) | 0.1 | | | V/ns | | t <sub>CHCL</sub> | Serial Clock Fall Time (Slew Rate) | 0.1 | | | V/ns | | t <sub>SLCH</sub> | CS# Active Setup Time | 5 | | | ns | | t <sub>CHSH</sub> | CS# Active Hold Time | 5 | | | ne | | tclsh | Co# Active Hold Time | 3 | | | ns | | tsнсн | CS# Not Active Setup Time | 5 | | | ns | | tchsl | CS# Not Active Hold Time | 5 | | | ns | | tsHSL | CS# High Time (Read/Write) | 20 | | | ns | | tsHQZ | Output Disable Time | | | 6 | ns | | tclqx | Output Hold Time | 1.2 | | | ne | | $t_{\text{CHQX}}$ | Output Florid Fliffle | 1.2 | | | ns | | $t_{DVCH}$ | Data In Setup Time | 2 | | | ns | | tovcl | Bata iii Octup TiiiiC | 2 | | | 113 | | t <sub>CHDX</sub> | Data In Hold Time | 2 | | | ns | | t <sub>CLDX</sub> | Butt III Told Tillo | | | | 113 | | tclqv | Clock Low To Output Valid | | | 7 | ns | | t <sub>CHQV</sub> | 0.00.00.00.00.00.00.00.00.00.00.00.00.0 | | | | | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | t <sub>RES1</sub> | CS# High To Standby Mode Without Electronic | | | 35 | μs | | | Signature Read | | | | F | | t <sub>RES2</sub> | CS# High To Standby Mode With Electronic Signature | | | 35 | μs | | | Read | | | | Į | | tsus | CS# High To Next Command After Suspend | | | 20 | μs | | t <sub>RS</sub> (3) | Latency Between Resume And Next Suspend | 100 | | | μs | | t <sub>RST</sub> | CS# High To Next Command After Reset (Except | | | 30 | μs | | -1.01 | From Erase) | | | | " | ### GD25B128H | trst_e | CS# High To Next Command After Reset (From Erase) | | 12 | ms | |------------------|---------------------------------------------------|--------|-----|----| | t <sub>W</sub> | Write Status Register Cycle Time | 2 | 30 | ms | | t <sub>BP</sub> | Byte Program Time | 30 | 50 | μs | | t <sub>PP</sub> | Page Programming Time | 0.3(4) | 2 | ms | | t <sub>SE</sub> | Sector Erase Time | 40 | 300 | ms | | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.15 | 0.5 | S | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.25 | 1 | S | | tce | Chip Erase Time (GD25B128H) | 30 | 60 | S | - 1. Typical value at $T_A = 25^{\circ}C$ . - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Minimum timing must be observed before issuing the next suspend command, and a period equal to or longer than the minimum timing is required in order for the program or erase operation to make progress, but the operation time may exceed the maximum value. - 4. Please contact GigaDevice for details regarding the faster page programming. GD25B128H $(T_A = -40^{\circ}C \sim 105^{\circ}C, VCC = 2.7 \sim 3.6V)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |---------------------|----------------------------------------------------|-----------|------|------|---------| | , | Serial Clock Frequency for all commands except | | | 400 | | | f <sub>c1</sub> | (03h, EDh), DC=1 | | | 133 | MHz | | | Serial Clock Frequency for all commands except | | | 404 | N.41.1- | | f <sub>c2</sub> | (03h, EDh), DC=0 | | | 104 | MHz | | , | Serial Clock Frequency For: DTR Quad I/O Fast | | | 00 | | | f <sub>c3</sub> | Read (EDh) , DC=1 | | | 80 | MHz | | £ | Serial Clock Frequency For: DTR Quad I/O Fast | | | 00 | N 41 1- | | f <sub>c4</sub> | Read (EDh) , DC=0 | | | 66 | MHz | | f <sub>R</sub> | Serial Clock Frequency For: 03h | | | 80 | MHz | | 1 | Control Observations Times | 45% | | | | | tclh | Serial Clock High Time | (1/FcMax) | | | ns | | | 0 :10 11 7 | 45% | | | | | t <sub>CLL</sub> | Serial Clock Low Time | (1/FcMax) | | | ns | | tclch | Serial Clock Rise Time (Slew Rate) | 0.1 | | | V/ns | | tchcl | Serial Clock Fall Time (Slew Rate) | 0.1 | | | V/ns | | tslch | CS# Active Setup Time | 5 | | | ns | | tchsh | | _ | | | | | t <sub>CLSH</sub> | CS# Active Hold Time | 5 | | | ns | | tshch | CS# Not Active Setup Time | 5 | | | ns | | tchsl | CS# Not Active Hold Time | 5 | | | ns | | tshsl | CS# High Time (Read/Write) | 20 | | | ns | | t <sub>SHQZ</sub> | Output Disable Time | | | 6 | ns | | t <sub>CLQX</sub> | | | | | | | tchqx | Output Hold Time | 1.2 | | | ns | | tovch | | _ | | | | | $t_{DVCL}$ | Data In Setup Time | 2 | | | ns | | tchdx | | _ | | | | | $t_{CLDX}$ | Data In Hold Time | 2 | | | ns | | t <sub>CLQV</sub> | | | | _ | | | tchqv | Clock Low To Output Valid | | | 7 | ns | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | | CS# High To Standby Mode Without Electronic | | | | | | t <sub>RES1</sub> | Signature Read | | | 35 | μs | | | CS# High To Standby Mode With Electronic Signature | | | 0.5 | | | t <sub>RES2</sub> | Read | | | 35 | μs | | tsus | CS# High To Next Command After Suspend | | | 20 | μs | | t <sub>RS</sub> (3) | Latency Between Resume And Next Suspend | 100 | | | μs | | | CS# High To Next Command After Reset (Except | | | 22 | | | t <sub>RST</sub> | From Erase) | | | 30 | μs | | | CS# High To Next Command After Reset (From | | | 40 | | | t <sub>RST_E</sub> | Erase) | | | 12 | ms | ### GD25B128H | tw | Write Status Register Cycle Time | 2 | 30 | ms | |------------------|----------------------------------|--------|-----|----| | t <sub>BP</sub> | Byte Program Time | 30 | 80 | μs | | t <sub>PP</sub> | Page Programming Time | 0.3(4) | 3 | ms | | t <sub>SE</sub> | Sector Erase Time | 40 | 400 | ms | | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.15 | 1 | S | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.25 | 2 | S | | tce | Chip Erase Time (GD25B128H) | 30 | 100 | s | - 1. Typical value at $T_A = 25^{\circ}C$ . - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Minimum timing must be observed before issuing the next suspend command, and a period equal to or longer than the minimum timing is required in order for the program or erase operation to make progress, but the operation time may exceed the maximum value. - 4. Please contact GigaDevice for details regarding the faster page programming. GD25B128H (T<sub>A</sub> = -40 $^{\circ}$ C ~125 $^{\circ}$ C , VCC=2.7~3.6V) | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |---------------------|----------------------------------------------------|-----------|------|------|---------| | • | Serial Clock Frequency for all commands except | | | 400 | N 41 1 | | f <sub>c1</sub> | (03h, EDh), DC=1 | | | 133 | MHz | | £ | Serial Clock Frequency for all commands except | | | 404 | N.41.1- | | f <sub>c2</sub> | (03h, EDh), DC=0 | | | 104 | MHz | | | Serial Clock Frequency For: DTR Quad I/O Fast | | | 00 | | | f <sub>c3</sub> | Read (EDh) , DC=1 | | | 80 | MHz | | | Serial Clock Frequency For: DTR Quad I/O Fast | | | 00 | D 41 1 | | f <sub>c4</sub> | Read (EDh) , DC=0 | | | 66 | MHz | | f <sub>R</sub> | Serial Clock Frequency For: 03h | | | 80 | MHz | | , | 0.1101.1151.75 | 45% | | | | | tclh | Serial Clock High Time | (1/FcMax) | | | ns | | | 0 1101 11 7 | 45% | | | | | t <sub>CLL</sub> | Serial Clock Low Time | (1/FcMax) | | | ns | | tclch | Serial Clock Rise Time (Slew Rate) | 0.1 | | | V/ns | | tchcl | Serial Clock Fall Time (Slew Rate) | 0.1 | | | V/ns | | tslch | CS# Active Setup Time | 5 | | | ns | | tchsh | | | | | | | t <sub>CLSH</sub> | CS# Active Hold Time | 5 | | | ns | | tsнсн | CS# Not Active Setup Time | 5 | | | ns | | tchsl | CS# Not Active Hold Time | 5 | | | ns | | tshsl | CS# High Time (Read/Write) | 20 | | | ns | | t <sub>SHQZ</sub> | Output Disable Time | | | 6 | ns | | t <sub>CLQX</sub> | | | | | | | tchqx | Output Hold Time | 1.2 | | | ns | | tovcн | | | | | | | t <sub>DVCL</sub> | Data In Setup Time | 2 | | | ns | | tchdx | | | | | | | t <sub>CLDX</sub> | Data In Hold Time | 2 | | | ns | | t <sub>CLQV</sub> | | | | | | | <b>t</b> chqv | Clock Low To Output Valid | | | 7 | ns | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | | CS# High To Standby Mode Without Electronic | | | | | | t <sub>RES1</sub> | Signature Read | | | 35 | μs | | | CS# High To Standby Mode With Electronic Signature | | | | | | t <sub>RES2</sub> | Read | | | 35 | μs | | tsus | CS# High To Next Command After Suspend | | | 20 | μs | | t <sub>RS</sub> (3) | Latency Between Resume And Next Suspend | 100 | | | μs | | | CS# High To Next Command After Reset (Except | | | | 1 | | t <sub>RST</sub> | From Erase) | | | 30 | μs | | | CS# High To Next Command After Reset (From | | | | | | t <sub>RST_E</sub> | Erase) | | | 12 | ms | ### GD25B128H | tw | Write Status Register Cycle Time | 2 | 30 | ms | |------------------|----------------------------------|--------|-----|----| | t <sub>BP</sub> | Byte Program Time | 30 | 80 | μs | | t <sub>PP</sub> | Page Programming Time | 0.3(4) | 3 | ms | | t <sub>SE</sub> | Sector Erase Time | 40 | 500 | ms | | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | 0.15 | 1 | s | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | 0.25 | 2 | S | | tce | Chip Erase Time (GD25B128H) | 30 | 100 | S | - 1. Typical value at $T_A = 25^{\circ}C$ . - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Minimum timing must be observed before issuing the next suspend command, and a period equal to or longer than the minimum timing is required in order for the program or erase operation to make progress, but the operation time may exceed the maximum value. - 4. Please contact GigaDevice for details regarding the faster page programming. Figure 41. Input Timing Figure 42. Output Timing #### Figure 43. Serial Input Timing (DTR) Figure 44. Serial Output Timing (DTR) Figure 45. Resume to Suspend Timing Diagram Figure 46. WP# Timing GD25B128H #### ORDERING INFORMATION #### 9.1 **Valid Part Numbers** # Please contact GigaDevice regional sales for the latest product selection and available form factors. Temperature Range I: Industrial (-40° to +85°) | Product Number | Density | Package Type | Packing<br>Options | |----------------|---------|---------------|--------------------| | GD25B128HNIG | 128Mbit | USON8 (3x4mm) | R | | GD25B128HQIG | 128Mbit | USON8 (4x4mm) | Y/R | | GD25B128HTIG | 128Mbit | SOP8 150mil | T/Y/R | | GD25B128HWIG | 128Mbit | WSON8 (6x5mm) | Y/R | | GD25B128HSIG | 128Mbit | SOP8 208mil | T/Y/R | | GD25B128HYIG | 128Mbit | WSON8 (8x6mm) | Y/R | Temperature Range J: Industrial+ (-40°C to +105°C) | Product Number | Density | Package Type | Packing<br>Options | |----------------|---------|---------------|--------------------| | GD25B128HNJG | 128Mbit | USON8 (3x4mm) | R | | GD25B128HQJG | 128Mbit | USON8 (4x4mm) | Y/R | | GD25B128HTJG | 128Mbit | SOP8 150mil | T/Y/R | | GD25B128HWJG | 128Mbit | WSON8 (6x5mm) | Y/R | | GD25B128HSJG | 128Mbit | SOP8 208mil | T/Y/R | | GD25B128HYJG | 128Mbit | WSON8 (8x6mm) | Y/R | Temperature Range E: Industrial+ (-40° to +125°) | | • | • | | |----------------|---------|---------------|--------------------| | Product Number | Density | Package Type | Packing<br>Options | | GD25B128HNEG | 128Mbit | USON8 (3x4mm) | R | | GD25B128HQEG | 128Mbit | USON8 (4x4mm) | Y/R | | GD25B128HTEG | 128Mbit | SOP8 150mil | T/Y/R | | GD25B128HWEG | 128Mbit | WSON8 (6x5mm) | Y/R | | GD25B128HSEG | 128Mbit | SOP8 208mil | T/Y/R | | GD25B128HYEG | 128Mbit | WSON8 (8x6mm) | Y/R | GD25B128H # **Uniform Sector Dual and Quad Serial Flash** ### **PACKAGE INFORMATION** ### 10.1 Package USON8 (3x4mm) #### **Dimensions** | | mbol<br>Jnit | Α | <b>A</b> 1 | С | b | D | D1 | E | E1 | е | e1 | L | |----|--------------|------|------------|------|------|------|------|------|------|-------------|-------------|------| | | Min | 0.50 | 0.00 | 0.10 | 0.25 | 2.90 | 0.10 | 3.90 | 0.70 | 0.00 | 0.00 | 0.50 | | mm | Nom | 0.55 | 0.02 | 0.15 | 0.30 | 3.00 | 0.20 | 4.00 | 0.80 | 0.80<br>BSC | 0.80<br>BSC | 0.60 | | | Max | 0.60 | 0.05 | 0.20 | 0.35 | 3.10 | 0.30 | 4.10 | 0.90 | BSC | BSC | 0.70 | - 1. The exposed metal pad area on the bottom of the package is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. - 2. Coplanarity ≤0.08mm. Package edge tolerance≤0.10mm. - 3. The lead shape may be of little difference according to different package factories. These lead shapes are compatible with each other. # 10.2 Package USON8 (4x4mm) Top View Side View **Bottom View** #### **Dimensions** | Symbol | | Δ | A1 | | h | D | D1 | Е | E1 | _ | | |--------|-----|------|------|------|------|------|------|------|------|------|------| | Unit | | A | AI | С | b | | וט | | E1 | е | L | | | Min | 0.40 | 0.00 | 0.10 | 0.25 | 3.90 | 2.20 | 3.90 | 2.90 | | 0.35 | | mm | Nom | 0.45 | 0.02 | 0.15 | 0.30 | 4.00 | 2.30 | 4.00 | 3.00 | 0.80 | 0.40 | | | Max | 0.50 | 0.05 | 0.20 | 0.35 | 4.10 | 2.40 | 4.10 | 3.10 | | 0.45 | - 1. The exposed metal pad area on the bottom of the package is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. - 2. Coplanarity $\leq$ 0.08mm. Package edge tolerance $\leq$ 0.10mm. - 3. The lead shape may be of little difference according to different package factories. These lead shapes are compatible with each other # 10.3 Package SOP8 150MIL #### **Dimensions** | Sy | mbol | | A1 | A2 | h | | D | E | E1 | | | L1 | <b>b</b> | θ | |----|------|------|------|------|------|------|------|------|------|------|------------|------|----------|----| | ι | Jnit | A | AI | AZ | b | С | | _ | E1 | е | _ <b>L</b> | LI | h | 0 | | | Min | - | 0.10 | 1.25 | 0.31 | 0.10 | 4.80 | 5.80 | 3.80 | | 0.40 | | 0.25 | 0° | | mm | Nom | - | 0.15 | 1.45 | 0.41 | 0.20 | 4.90 | 6.00 | 3.90 | 1.27 | - | 1.04 | - | - | | | Max | 1.75 | 0.25 | 1.55 | 0.51 | 0.25 | 5.00 | 6.20 | 4.00 | | 0.90 | | 0.50 | 8° | - 1. Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per end. - 2. Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per end. # 10.4 Package WSON8 (6x5mm) **Bottom View** #### **Dimensions** | Sy | mbol | _ | A1 | | h | D | D2 | Е | E2 | | | |----|------|------|------|-------|------|------|------|------|------|------|------| | U | Jnit | A | AI | С | b | , b | DZ | | EZ | е | L | | | Min | 0.70 | 0.00 | 0.180 | 0.35 | 5.90 | 3.30 | 4.90 | 3.90 | | 0.50 | | mm | Nom | 0.75 | 0.02 | 0.203 | 0.40 | 6.00 | 3.40 | 5.00 | 4.00 | 1.27 | 0.60 | | | Max | 0.80 | 0.05 | 0.250 | 0.50 | 6.10 | 3.50 | 5.10 | 4.10 | | 0.75 | - 1. The exposed metal pad area on the bottom of the package is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. - 2. Coplanarity ≤0.08mm. Package edge tolerance≤0.10mm. - 3. The lead shape may be of little difference according to different package lead frames. These lead shapes are compatible with each other. # 10.5 Package SOP8 208MIL #### **Dimensions** | Syı | mbol | | A.4 | 4.0 | L . | | , | - | F4 | | | 1.4 | 0 | |-----|------|------|------|------|------|------|------|------|------|------|------|------|----| | U | Jnit | Α | A1 | A2 | b | С | D | E | E1 | е | L | L1 | θ | | | Min | - | 0.05 | 1.70 | 0.31 | 0.15 | 5.13 | 7.70 | 5.18 | | 0.50 | | 0° | | mm | Nom | - | 0.15 | 1.80 | 0.41 | 0.20 | 5.23 | 7.90 | 5.28 | 1.27 | - | 1.31 | - | | | Max | 2.16 | 0.25 | 1.90 | 0.51 | 0.25 | 5.33 | 8.10 | 5.38 | | 0.85 | | 8° | - 1. Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per end. - 2. Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per end. # 10.6 Package WSON8 (8x6mm) Top View Side View **Bottom View** #### **Dimensions** | | mbol<br>Jnit | Α | <b>A</b> 1 | С | b | D | D2 | E | E2 | е | L | |----|--------------|------|------------|-------|------|------|------|------|------|------|------| | | Min | 0.70 | 0.00 | 0.180 | 0.35 | 7.90 | 3.30 | 5.90 | 4.20 | | 0.45 | | mm | Nom | 0.75 | 0.02 | 0.203 | 0.40 | 8.00 | 3.40 | 6.00 | 4.30 | 1.27 | 0.50 | | | Max | 0.80 | 0.05 | 0.250 | 0.45 | 8.10 | 3.50 | 6.10 | 4.40 | | 0.55 | - 1. The exposed metal pad area on the bottom of the package is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. - 2. Coplanarity $\leq$ 0.08mm. Package edge tolerance $\leq$ 0.10mm. - 3. The lead shape may be of little difference according to different package lead frames. These lead shapes are compatible with each other. GD25B128H # 11 REVISION HISTORY | Version No | Description | Page | Date | |------------|----------------------------------------------------------------|-----------|-----------| | 1.0 | Initial release | All | 2024-4-25 | | | Add WP# Pin | P1-10 | | | | Add package USON8 (3x4mm) | P4,53 | | | | Update "SRP1=1/SRP0=0" description and Note | P13 | | | | Update Write Status Register(01h/31h/11h) description, add WP# | | | | 1.1 | protect | P19 | 2024-8-26 | | | Add Note of page programming time | P44,46,48 | | | | Add WP# Timing | P49 | | | | Update Ordering Information | P50-52 | | | | Update Note of SOP8 150mil and SOP8 208mil | P55,57 | | GD25B128H ### **Important Notice** This document is the property of GigaDevice Semiconductor Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company according to the laws of the People's Republic of China and other applicable laws. The Company reserves all rights under such laws and no Intellectual Property Rights are transferred (either wholly or partially) or licensed (either expressly or impliedly). The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only. The Company does not assume any warranty or condition, express or implied, with regard to this document or any Product, including, but not limited to, the implied warranties of merchantability, fitness for any particular purpose, noninfringement, or any warranty arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application and any product produced. Except for customized products which has been expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed or intended for use in, and no warranty is made respect to, any applications designed or intended for the operation of weaponry, nuclear equipment, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants etc.), pollution control or hazardous substances management, or other uses where failure to perform can reasonably be expected to result in personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products, Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of the Products. Customers shall discard the device according to the local environmental law. Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and the Products and services described herein at any time, without notice. And the company shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.